









#### DS90CR286AT-Q1

SNLS498A-NOVEMBER 2015-REVISED DECEMBER 2015

# DS90CR286AT-Q1 3.3 V Rising Edge Data Strobe LVDS Receiver 28-Bit Channel Link 66 MHz

### 1 Features

- 20 to 66 MHz Shift Clock Support
- 50% Duty Cycle on Receiver Output Clock
- Best-in-Class Setup & Hold Times on Rx Outputs
- Rx Power Consumption < 270 mW (typ) at 66 MHz Worst Case
- Rx Power-down Mode < 200 µW (max)</li>
- ESD Rating: 4 kV (HBM), 1 kV (CDM)
- PLL Requires No External Components
- Compatible with TIA/EIA-644 LVDS Standard
- Low Profile 56-Pin DGG (TSSOP) Package
- Operating Temperature: -40°C to +105°C
- Automotive AEC-Q100 Grade 2 Qualified

# 2 Applications

- Video Displays
- Automotive Infotainment
- Industrial Printers and Imaging
- Digital Video Transport
- Machine Vision
- OpenLDI-to-RGB Bridge

# 3 Description

Tools &

Software

The DS90CR286AT-Q1 receiver converts four LVDS (Low Voltage Differential Signaling) data streams back into parallel 28 bits of LVCMOS data. The receiver data outputs strobe on the output clock's rising edge.

The receiver LVDS clock operates at rates from 20 to 66 MHz. The DS90CR286AT-Q1 phase-locks to the input LVDS clock, samples the serial bit streams at the LVDS data lines, and converts them into 28-bit parallel output data. At an incoming clock rate of 66 MHz, each LVDS input line is running at a bit rate of 462 Mbps, resulting in a maximum throughput of 1.848 Gbps.

The DS90CR286AT-Q1 device is enhanced over prior generation receivers due to a wider data valid time on the receiver output. The DS90CR286AT-Q1 is designed for PCB board chip-to-chip OpenLDI-to-RGB bridge conversion. LVDS data transmission over cable interconnect is not recommended for this device.

Users designing a sub-system with a compatible OpenLDI transmitter and DS90CR286AT-Q1 receiver must ensure an acceptable skew margin budget (RSKM). Details regarding RSKM can be found in the Application Information section.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)    |
|----------------|------------|--------------------|
| DS90CR286AT-Q1 | TSSOP (56) | 14.00 mm × 6.10 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### **Typical Application Block Diagram**

TEXAS INSTRUMENTS

www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 6        |
|   | 6.7  | Typical Characteristics 10         |
| 7 | Deta | ailed Description 12               |
|   | 7.1  | Overview 12                        |
|   | 7.2  | Functional Block Diagram 12        |
|   |      |                                    |

|    | 7.3  | Feature Description               | 12 |
|----|------|-----------------------------------|----|
|    | 7.4  | Device Functional Modes           | 13 |
| 8  | Арр  | lication and Implementation       | 14 |
|    | 8.1  | Application Information           | 14 |
|    | 8.2  | Typical Application               | 14 |
| 9  | Pow  | er Supply Recommendations         | 19 |
| 10 | Lay  | out                               | 19 |
|    | 10.1 | Layout Guidelines                 | 19 |
|    | 10.2 | Layout Example                    | 19 |
| 11 | Dev  | ice and Documentation Support     | 21 |
|    | 11.1 | Documentation Support             | 21 |
|    | 11.2 | Community Resources               | 21 |
|    | 11.3 | Trademarks                        | 21 |
|    | 11.4 | Electrostatic Discharge Caution   | 21 |
|    | 11.5 | Glossary                          | 21 |
| 12 |      | hanical, Packaging, and Orderable | 21 |

# 4 Revision History

| Cł | hanges from Original (November 2015) to Revision A                | Page | ; |
|----|-------------------------------------------------------------------|------|---|
| •  | Changed Product Preview to full datasheet Production Data release | 1    |   |



# 5 Pin Configuration and Functions



#### Pin Functions

| PIN                                                                     |                                                                                                                            |            | PIN DESCRIPTION                                                                                                                                                                                                       |  |  |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                                    | NO.                                                                                                                        | I/O , TYPE | PIN DESCRIPTION                                                                                                                                                                                                       |  |  |
| RxIN0+, RxIN0-,<br>RxIN1+, RxIN1-,<br>RxIN2+, RxIN2-,<br>RxIN3+, RxIN3- | 10, 9,<br>12, 11,<br>16, 15,<br>20, 19                                                                                     | I, LVDS    | Positive and negative LVDS differential data inputs. 100 $\Omega$ termination resistors should be placed between RxIN+ and RxIN- receiver inputs as close as possible to the receiver pins for proper signaling.      |  |  |
| RxCLKIN+,<br>RxCLKIN-                                                   | 18,<br>17                                                                                                                  | I, LVDS    | Positive and negative LVDS differential clock input. 100 $\Omega$ termination resistor should be placed between RxCLKIN+ and RxCLKIN- receiver inputs as close as possible to the receiver pins for proper signaling. |  |  |
| RxOUT[27:0]                                                             | 7, 6, 5, 3,<br>2, 1, 55, 54,<br>53, 51, 50, 49,<br>47, 46, 45, 43,<br>42, 41, 39, 38,<br>37, 35, 34, 33,<br>32, 30, 29, 27 | O, LVCMOS  | LVCMOS level data outputs.                                                                                                                                                                                            |  |  |
| RxCLK OUT                                                               | 26                                                                                                                         | O, LVCMOS  | LVCMOS level clock output. The rising edge acts as the data strobe.                                                                                                                                                   |  |  |
| PWR DWN                                                                 | 25                                                                                                                         | I, LVCMOS  | LVCMOS level input. When asserted low, the receiver outputs are low.                                                                                                                                                  |  |  |
| V <sub>CC</sub>                                                         | 56, 48, 40, 31                                                                                                             | Power      | Power supply pins for LVCMOS outputs.                                                                                                                                                                                 |  |  |
| GND                                                                     | 52, 44, 36,<br>28, 4                                                                                                       | Power      | Ground pins for LVCMOS outputs.                                                                                                                                                                                       |  |  |
| PLL V <sub>CC</sub>                                                     | 23                                                                                                                         | Power      | er Power supply for PLL.                                                                                                                                                                                              |  |  |
| PLL GND                                                                 | 24, 22                                                                                                                     | Power      | Ground pin for PLL.                                                                                                                                                                                                   |  |  |
| LVDS V <sub>CC</sub>                                                    | 13                                                                                                                         | Power      | Power supply pin for LVDS inputs.                                                                                                                                                                                     |  |  |
| LVDS GND                                                                | 21, 14, 8                                                                                                                  | Power      | Ground pins for LVDS inputs.                                                                                                                                                                                          |  |  |

SNLS498A-NOVEMBER 2015-REVISED DECEMBER 2015

www.ti.com

## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                       | MIN  | MAX                     | UNIT |
|---------------------------------------|------|-------------------------|------|
| Supply Voltage (V <sub>CC</sub> )     | -0.3 | 4                       | V    |
| LVCMOS Output Voltage                 | -0.3 | (V <sub>CC</sub> + 0.3) | V    |
| LVDS Receiver Input Voltage           | -0.3 | (V <sub>CC</sub> + 0.3) | V    |
| Operating Junction Temperature        |      | 150                     | °C   |
| Lead Temperature (Soldering, 4 sec)   |      | 260                     | °C   |
| Storage temperature, T <sub>stg</sub> | -65  | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Floatroatatio diaabarga | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                  | MIN | NOM | MAX | UNIT  |
|--------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> )                | 3.0 | 3.3 | 3.6 | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40 | 25  | 105 | °C    |
| Receiver Input Range                             | 0   |     | 2.4 | V     |
| Supply Noise Voltage (V <sub>Noise</sub> )       |     |     | 100 | mVp-p |

### 6.4 Thermal Information

|                       |                                              | DS90CR286AT-Q1 |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGG (TSSOP)    | UNIT |
|                       |                                              | 56 PINS        |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 64.6           |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 20.6           |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 33.3           | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.0            |      |
| $\psi_{JB}$           | Junction-to-board characterization parameter | 33.0           |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                             | TEST CONDITION                                                          | IS                   | MIN  | TYP   | MAX             | UNIT |
|-----------------|---------------------------------------|-------------------------------------------------------------------------|----------------------|------|-------|-----------------|------|
| LVCMOS          | S DC SPECIFICATIONS (For P            | WR DWN Pin)                                                             |                      |      |       |                 |      |
| VIH             | High Level Input Voltage              |                                                                         |                      | 2.0  |       | V <sub>CC</sub> | V    |
| VIL             | Low Level Input Voltage               |                                                                         |                      | GND  |       | 0.8             | V    |
| V <sub>CL</sub> | Input Clamp Voltage                   | I <sub>CL</sub> = −18 mA                                                |                      |      | -0.79 | -1.5            | V    |
|                 | Input Current                         | $V_{IN} = 0.4 \text{ V}, 2.5 \text{ V} \text{ or } V_{CC}$              |                      |      | +1.8  | +10             | μA   |
| I <sub>IN</sub> | Input Current                         | V <sub>IN</sub> = GND                                                   | <sub>N</sub> = GND   |      | 0     |                 | μA   |
| LVCMOS          | S DC SPECIFICATIONS                   |                                                                         |                      | ·    |       |                 |      |
| V <sub>OH</sub> | High Level Output Voltage             | $I_{OH} = -0.4 \text{ mA}$                                              |                      | 2.7  | 3.3   |                 | V    |
| V <sub>OL</sub> | Low Level Output Voltage              | I <sub>OL</sub> = 2 mA                                                  | <sub>DL</sub> = 2 mA |      | 0.06  | 0.3             | V    |
| I <sub>OS</sub> | Output Short Circuit Current          | V <sub>OUT</sub> = 0 V                                                  |                      |      | -60   | -120            | mA   |
| LVDS RE         | ECEIVER DC SPECIFICATIONS             | 3                                                                       |                      |      |       |                 |      |
| V <sub>TH</sub> | Differential Input High<br>Threshold  | V <sub>CM</sub> = 1.2 V                                                 |                      |      |       | +100            | mV   |
| V <sub>TL</sub> | Differential Input Low<br>Threshold   | V <sub>CM</sub> = 1.2 V                                                 |                      | -100 |       |                 | mV   |
|                 | Innut Current                         | V <sub>IN</sub> = 2.4 V, V <sub>CC</sub> = 3.6 V                        |                      |      |       | ±10             | μA   |
| I <sub>IN</sub> | Input Current                         | $V_{IN} = 0V$ , $V_{CC} = 3.6$ V                                        |                      |      |       | ±10             | μA   |
|                 |                                       | C <sub>L</sub> = 8 pF, Worst Case Pattern,                              | f = 33 MHz           |      | 49    | 65              | mA   |
| ICCRW           | Receiver Supply Current<br>Worst Case | DS00CP286AT O1 /Figure 1                                                | f = 40 MHz           |      | 53    | 70              | mA   |
|                 |                                       |                                                                         | f = 66 MHz           |      | 81    | 105             | mA   |
| ICCRZ           | Receiver Supply Current<br>Power Down | PWR DWN         = Low; Receiver Output           during Power Down Mode | ts Stay Low          |      | 10    | 55              | μA   |

(1)

Typical values are given for V<sub>CC</sub> = 3.3 V and T<sub>A</sub> = 25°C. Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground unless otherwise specified (except V<sub>OD</sub> and  $\Delta V$ <sub>OD</sub>). (2)

#### DS90CR286AT-Q1

SNLS498A-NOVEMBER 2015-REVISED DECEMBER 2015

#### TEXAS INSTRUMENTS

www.ti.com

# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|        | PARAMETER                                              | TEST CONDITIONS       | MIN   | TYP  | MAX   | UNIT |
|--------|--------------------------------------------------------|-----------------------|-------|------|-------|------|
| CLHT   | LVCMOS Low-to-High Transition Time (Figure 2)          |                       |       | 2    | 5     | ns   |
| CHLT   | LVCMOS High-to-Low Transition Time (Figure 2)          |                       |       | 1.8  | 5     | ns   |
| RSPos0 | Receiver Input Strobe Position for Bit 0<br>(Figure 8) |                       | 1.01  | 1.4  | 2.45  | ns   |
| RSPos1 | Receiver Input Strobe Position for Bit 1               |                       | 4.52  | 5.0  | 5.99  | ns   |
| RSPos2 | Receiver Input Strobe Position for Bit 2               |                       | 8.08  | 8.5  | 9.35  | ns   |
| RSPos3 | Receiver Input Strobe Position for Bit 3               | f = 40 MHz, T = 25°C  | 11.59 | 11.9 | 12.89 | ns   |
| RSPos4 | Receiver Input Strobe Position for Bit 4               |                       | 15.15 | 15.6 | 16.53 | ns   |
| RSPos5 | Receiver Input Strobe Position for Bit 5               |                       | 18.86 | 19.2 | 20.20 | ns   |
| RSPos6 | Receiver Input Strobe Position for Bit 6               |                       | 22.34 | 22.9 | 23.91 | ns   |
| RSPos0 | Receiver Input Strobe Position for Bit 0<br>(Figure 8) |                       | 0.58  | 1.1  | 1.55  | ns   |
| RSPos1 | Receiver Input Strobe Position for Bit 1               |                       | 2.77  | 3.3  | 3.80  | ns   |
| RSPos2 | Receiver Input Strobe Position for Bit 2               |                       | 5.01  | 5.4  | 5.77  | ns   |
| RSPos3 | Receiver Input Strobe Position for Bit 3               | f = 66 MHz, T = -40°C | 7.11  | 7.5  | 7.88  | ns   |
| RSPos4 | Receiver Input Strobe Position for Bit 4               |                       | 9.24  | 9.7  | 10.12 | ns   |
| RSPos5 | Receiver Input Strobe Position for Bit 5               |                       | 11.44 | 11.9 | 12.32 | ns   |
| RSPos6 | Receiver Input Strobe Position for Bit 6               |                       | 13.62 | 14.1 | 14.50 | ns   |
| RSPos0 | Receiver Input Strobe Position for Bit 0<br>(Figure 8) |                       | 0.68  | 1.2  | 1.64  | ns   |
| RSPos1 | Receiver Input Strobe Position for Bit 1               |                       | 2.88  | 3.4  | 3.88  | ns   |
| RSPos2 | Receiver Input Strobe Position for Bit 2               |                       | 5.08  | 5.5  | 5.87  | ns   |
| RSPos3 | Receiver Input Strobe Position for Bit 3               | f = 66 MHz, T = 25°C  | 7.20  | 7.6  | 7.98  | ns   |
| RSPos4 | Receiver Input Strobe Position for Bit 4               |                       | 9.30  | 9.7  | 10.24 | ns   |
| RSPos5 | Receiver Input Strobe Position for Bit 5               |                       | 11.50 | 12.0 | 12.40 | ns   |
| RSPos6 | Receiver Input Strobe Position for Bit 6               |                       | 13.70 | 14.2 | 14.57 | ns   |
| RSPos0 | Receiver Input Strobe Position for Bit 0<br>(Figure 8) |                       | 0.84  | 1.3  | 1.74  | ns   |
| RSPos1 | Receiver Input Strobe Position for Bit 1               |                       | 3.00  | 3.6  | 4.05  | ns   |
| RSPos2 | Receiver Input Strobe Position for Bit 2               |                       | 5.14  | 5.6  | 6.02  | ns   |
| RSPos3 | Receiver Input Strobe Position for Bit 3               | f = 66 MHz, T = 105ºC | 7.30  | 7.8  | 8.14  | ns   |
| RSPos4 | Receiver Input Strobe Position for Bit 4               |                       | 9.42  | 9.9  | 10.40 | ns   |
| RSPos5 | Receiver Input Strobe Position for Bit 5               |                       | 11.59 | 12.1 | 12.57 | ns   |
| RSPos6 | Receiver Input Strobe Position for Bit 6               |                       | 13.83 | 14.3 | 14.73 | ns   |
| RCOP   | RxCLK OUT Period (Figure 3)                            |                       | 15    |      | 50    | ns   |
| RCOH   | RxCLK OUT High Time (Figure 3)                         |                       | 10.0  | 12.2 |       | ns   |
| RCOL   | RxCLK OUT Low Time (Figure 3)                          |                       | 10.0  | 11.0 |       | ns   |
| RSRC   | RxOUT Setup to RxCLK OUT (Figure 3)                    | f = 40 MHz            | 6.5   | 11.6 |       | ns   |
| RHRC   | RxOUT Hold to RxCLK OUT (Figure 3)                     |                       | 6.0   | 11.6 |       | ns   |
| RCOH   | RxCLK OUT High Time (Figure 3)                         |                       | 5.0   | 7.6  |       | ns   |
| RCOL   | RxCLK OUT Low Time (Figure 3)                          |                       | 5.0   | 6.3  |       | ns   |
| RSRC   | RxOUT Setup to RxCLK OUT (Figure 3)                    | f = 66 MHz            | 4.5   | 7.3  |       | ns   |
| RHRC   | RxOUT Hold to RxCLK OUT (Figure 3)                     |                       | 4.0   | 6.3  |       | ns   |



### **Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|       | PARAMETER                                                                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------|--------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| RCCD  | RxCLK IN to RxCLK OUT Delay at 25°C,<br>$V_{CC} = 3.3V^{(1)}$ (Figure 4) |                 | 3.5 | 5.0 | 7.5 | ns   |
| RPLLS | Receiver Phase Lock Loop Set (Figure 5)                                  |                 |     |     | 10  | ms   |
| RPDD  | Receiver Power Down Delay (Figure 7)                                     |                 |     |     | 1   | μs   |

(1) Total latency for the channel link chipset is a function of clock period and gate delays through the transmitter (TCCD) and receiver (RCCD). The total latency for the DS90CR285 transmitter and DS90CR286AT-Q1 receiver is: (T + TCCD) + (2\*T + RCCD), where T = Clock period. If another transmitter is used, the alternative transmitter's TCCD must be used to calculate total latency.



Figure 1. "Worst Case" Test Pattern



Figure 2. LVCMOS Output Load and Transition Times



Figure 3. Setup/Hold and High/Low Times



Figure 4. Clock In to Clock Out Delay







Figure 6. Mapping of 28 LVCMOS Parallel Data to 4D + C LVDS Serialized Data





### Figure 8. LVDS Input Strobe Position

DS90CR286AT-Q1 SNLS498A – NOVEMBER 2015 – REVISED DECEMBER 2015 TEXAS INSTRUMENTS

www.ti.com

## 6.7 Typical Characteristics





### **Typical Characteristics (continued)**



## 7 Detailed Description

### 7.1 Overview

The DS90CR286AT-Q1 is an AEC-Q100 Grade 2 receiver that converts four LVDS (Low Voltage Differential Signaling) data streams back into parallel 28 bits of LVCMOS data (24 bits of RGB and 4 bits of HSYNC, VSYNC, DE, and CNTL). An internal PLL locks to the incoming LVDS clock ranging from 20 to 66 MHz. The locked PLL then ensures a stable clock to sample the output LVCMOS data on the Receiver Clock Out rising edge. The DS90CR286AT-Q1 features a PWR DWN pin to put the device into low power mode when there is no active input data.

## 7.2 Functional Block Diagram





# 7.3 Feature Description

The DS90CR286AT-Q1 consists of several key blocks:

- LVDS Receivers
- Phase Locked Loop (PLL)
- Serial LVDS-to-Parallel LVCMOS Converter
- LVCMOS Drivers

## 7.3.1 LVDS Receivers

There are five differential LVDS inputs to the DS90CR286AT-Q1. Four of the LVDS inputs contain serialized data originating from a 28-bit source transmitter. The remaining LVDS input contains the LVDS clock associated with the data pairs.



#### Feature Description (continued)

#### 7.3.1.1 Input Termination

The DS90CR286AT-Q1 requires a single 100  $\Omega$  terminating resistor across the positive and negative lines on each differential pair of the receiver input. To prevent reflections due to stubs, this resistor should be placed as close to the device input pins as possible. Figure 21 shows an example.



Figure 21. LVDS Serialized Link Termination

#### 7.3.2 Phase Locked Loop (PLL)

The Channel Link I devices use an internal PLL to recover the clock transmitted across the LVDS interface. The recovered clock is then used as a reference to determine the sampling position of the seven serial bits received per clock cycle. The width of each bit in the serialized LVDS data stream is one-seventh the clock period. Differential skew ( $\Delta t$  within one differential pair), interconnect skew ( $\Delta t$  of one differential pair to another), and clock jitter will all reduce the available window for sampling the LVDS serial data streams. Individual bypassing of each V<sub>CC</sub> to ground will minimize the noise passed on to the PLL, thus creating a low jitter LVDS clock to improve the overall jitter budget.

#### 7.3.3 Serial LVDS-to-Parallel LVCMOS Converter

After the PLL locks to the incoming LVDS clock, the receiver deserializes each LVDS differential data pair into seven parallel LVCMOS data outputs per clock cycle. For the DS90CR286AT-Q1, the LVDS data inputs map to LVCMOS outputs according to Figure 6.

#### 7.3.4 LVCMOS Drivers

The LVCMOS outputs from the DS90CR286AT-Q1 are the deserialized single-ended data from the serialized LVDS data pairs. Each LVCMOS output is clocked by the PLL and should be strobed on the RxCLKOUT rising edge by the endpoint device. All unused DS90CR286AT-Q1 RxOUT outputs can be left floating.

#### 7.4 Device Functional Modes

#### 7.4.1 Power Down Mode

The DS90CR286AT-Q1 receiver may be placed into a power down mode at any time by asserting the  $\overline{PWR}$  DWN pin (active low). The DS90CR286AT-Q1 is also designed to protect from accidental loss of power to either the transmitter or receiver. If power to the transmitter is lost, the receiver clocks (input and output) stop. The data outputs (RxOUT) retain the states they were in when the clocks stopped. When the receiver loses power, the receiver inputs are shorted to V<sub>CC</sub> through an internal diode. Current is limited to 5 mA per input, thus avoiding the potential for latch-up when powering the device.

TEXAS INSTRUMENTS

www.ti.com

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DS90CR286AT-Q1 is designed for a wide variety of data transmission applications. The use of serialized LVDS data lines in these applications allows for efficient signal transmission over a narrow bus width, thereby reducing cost, power, and space. The DS90CR286AT-Q1 is designed for PCB board chip-to-chip OpenLDI-to-RGB (LVDS-to-parallel) bridge conversion. LVDS data transmission over cable interconnect is not recommended for this device. Users designing a sub-system with a compatible OpenLDI transmitter and DS90CR286AT-Q1 receiver must ensure an acceptable skew margin budget (RSKM).

### 8.2 Typical Application



Figure 22. Typical DS90CR286AT-Q1 Application Block Diagram

### 8.2.1 Design Requirements

For this design example, ensure that the following requirements are observed.

| DESIGN PARAMETER                    | DESIGN REQUIREMENTS                                                                                                                                                               |  |  |  |  |  |  |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Operating Frequency                 | LVDS clock must be within 20-66 MHz.                                                                                                                                              |  |  |  |  |  |  |  |
| Bit Resolution                      | No higher than 24 bpp. The maximum supported resolution is 8-bit RGB.                                                                                                             |  |  |  |  |  |  |  |
| Bit Data Mapping                    | Determine the appropriate mapping required by the panel display following the DS90CR286AT-Q1 outputs.                                                                             |  |  |  |  |  |  |  |
| RSKM (Receiver Skew Margin)         | Ensure that there is acceptable margin between Tx pulse position and Rx strobe position.                                                                                          |  |  |  |  |  |  |  |
| Input Termination for RxIN±         | $100~\Omega$ $\pm$ 10% resistor across each LVDS differential pair. Place as close as possible to IC input pins.                                                                  |  |  |  |  |  |  |  |
| RxIN± Board Trace Impedance         | Design differential trace impedance with 100 $\Omega$ ± 5%.                                                                                                                       |  |  |  |  |  |  |  |
| LVCMOS Outputs                      | If unused, leave pins floating. Series resistance on each LVCMOS output optional to reduce reflections from long board traces. If used, 33 $\Omega$ series resistance is typical. |  |  |  |  |  |  |  |
| DC Power Supply Coupling Capacitors | Use a 0.1 $\mu F$ capacitor to minimize power supply noise. Place as close as possible to Vcc pins.                                                                               |  |  |  |  |  |  |  |

#### Table 1. DS90CR286AT-Q1 Design Parameters



#### 8.2.2 Detailed Design Procedure

To begin the design process with the DS90CR286AT-Q1, determine the following:

- Operating Frequency
- Bit Resolution of the Panel
- Bit Mapping from Receiver to Endpoint Panel Display
- RSKM Interoperability with Transmitter Pulse Position Margin

#### 8.2.2.1 Bit Resolution and Operating Frequency Compatibility

The bit resolution of the endpoint panel display reveals whether there are enough bits available in the DS90CR286AT-Q1 to output the required data per pixel. The DS90CR286AT-Q1 has 28 parallel LVCMOS outputs and can therefore provide a bit resolution up to 24 bpp (bits per pixel). In each clock cycle, the remaining bits are the three control signals (HSync, VSync, DE) and one spare bit.

The number of pixels per frame and the refresh rate of the endpoint panel display indicate the required operating frequency of the receiver clock. To determine the required clock frequency, refer to the following formula:

 $f_Clk = [H_Active + H_Blank] \times [V_Active + V_Blank] \times f_Vertical$ 

where

- H\_Active = Active Display Horizontal Lines
- H\_Blank = Blanking Period Horizontal Lines
- V\_Active = Active Display Vertical Lines
- V\_Blank = Blanking Period Vertical Lines
- f\_Vertical = Refresh Rate (in Hz)
- f\_Clk = Operating Frequency of LVDS clock

In each frame, there is a blanking period associated with horizontal rows and vertical columns that are not actively displayed on the panel. These blanking period pixels must be included to determine the required clock frequency. Consider the following example to determine the required LVDS clock frequency:

- H\_Active = 640
- H Blank = 40
- V\_Active = 480
- V\_Blank = 41
- f\_Vertical = 59.95 Hz

Thus, the required operating frequency is determined below:

[640 + 40] x [480 + 41] x 59.95 = 21239086 Hz ≈ 21.24 MHz

Since the operating frequency for the PLL in the DS90CR286AT-Q1 ranges from 20-66 MHz, the DS90CR286AT-Q1 can support a panel display with the aforementioned requirements.

If the specific blanking interval is unknown, the number of pixels in the blanking interval can be approximated to 20% of the active pixels. The following formula can be used as a conservative approximation for the operating LVDS clock frequency:

 $f_Clk \approx H_Active \times V_Active \times f_Vertical \times 1.2$ 

Using this approximation, the operating frequency for the example in this section is estimated below:

640 x 480 x 59.95 x 1.2 = 22099968 Hz ≈ 22.10 MHz

### 8.2.2.2 Data Mapping between Receiver and Endpoint Panel Display

Ensure that the LVCMOS outputs are mapped to align with the endpoint display RGB mapping requirements following the deserializer. Two popular mapping topologies for 8-bit RGB data are shown below:

- 1. LSBs are mapped to RxIN3±.
- 2. MSBs are mapped to RxIN3±.

The following tables depict how these two popular topologies can be mapped to the DS90CR286AT-Q1 outputs.

(2)

(1)

(3)

(4)

| LVDS INPUT<br>CHANNEL | LVDS BIT STREAM<br>POSITION | LVCMOS OUTPUT<br>CHANNEL | COLOR MAPPING | COMMENTS        |
|-----------------------|-----------------------------|--------------------------|---------------|-----------------|
|                       | TxIN0                       | RxOUT0                   | R2            |                 |
| RxIN0                 | TxIN1                       | RxOUT1                   | R3            |                 |
| DUINO                 | TxIN2                       | RxOUT2                   | R4            |                 |
| RXINU                 | TxIN3                       | RxOUT3                   | R5            |                 |
|                       | TxIN4                       | RxOUT4                   | R6            |                 |
|                       | TxIN6                       | RxOUT6                   | R7            | MSB             |
|                       | TxIN7                       | RxOUT7                   | G2            |                 |
|                       | TxIN8                       | RxOUT8                   | G3            |                 |
|                       | TxIN9                       | RxOUT9                   | G4            |                 |
| DUNK                  | TxIN12                      | RxOUT12                  | G5            |                 |
| RxIN1                 | TxIN13                      | RxOUT13                  | G6            |                 |
|                       | TxIN14                      | RxOUT14                  | G7            | MSB             |
|                       | TxIN15                      | RxOUT15                  | B2            |                 |
|                       | TxIN18                      | RxOUT18                  | B3            |                 |
|                       | TxIN19                      | RxOUT19                  | B4            |                 |
|                       | TxIN20                      | RxOUT20                  | B5            |                 |
|                       | TxIN21                      | RxOUT21                  | B6            |                 |
| RxIN2                 | TxIN22                      | RxOUT22                  | B7            | MSB             |
|                       | TxIN24                      | RxOUT24                  | HSYNC         | Horizontal Sync |
|                       | TxIN25                      | RxOUT25                  | VSYNC         | Vertical Sync   |
|                       | TxIN26                      | RxOUT26                  | DE            | Data Enable     |
|                       | TxIN27                      | RxOUT27                  | R0            | LSB             |
|                       | TxIN5                       | RxOUT5                   | R1            |                 |
|                       | TxIN10                      | RxOUT10                  | G0            | LSB             |
| RxIN3                 | TxIN11                      | RxOUT11                  | G1            |                 |
|                       | TxIN16                      | RxOUT16                  | B0            | LSB             |
|                       | TxIN17                      | RxOUT17                  | B1            |                 |
|                       | TxIN23                      | RxOUT23                  | GP            | General Purpose |

## Table 2. 8-Bit Color Mapping with LSBs on RxIN3±

# Table 3. 8-Bit Color Mapping with MSBs on RxIN3±

| LVDS INPUT<br>CHANNEL | LVDS BIT STREAM<br>POSITION | LVCMOS OUTPUT<br>CHANNEL | COLOR MAPPING | COMMENTS |
|-----------------------|-----------------------------|--------------------------|---------------|----------|
|                       | TxIN0                       | RxOUT0                   | R0            | LSB      |
|                       | TxIN1                       | RxOUT1                   | R1            |          |
| DUINO                 | TxIN2                       | RxOUT2                   | R2            |          |
| RxIN0                 | TxIN3                       | RxOUT3                   | R3            |          |
|                       | TxIN4                       | RxOUT4                   | R4            |          |
|                       | TxIN6                       | RxOUT6                   | R5            |          |
|                       | TxIN7                       | RxOUT7                   | G0            | LSB      |
|                       | TxIN8                       | RxOUT8                   | G1            |          |
|                       | TxIN9                       | RxOUT9                   | G2            |          |
| DUINIA                | TxIN12                      | RxOUT12                  | G3            |          |
| RxIN1                 | TxIN13                      | RxOUT13                  | G4            |          |
|                       | TxIN14                      | RxOUT14                  | G5            |          |
|                       | TxIN15                      | RxOUT15                  | B0            | LSB      |
|                       | TxIN18                      | RxOUT18                  | B1            |          |

| LVDS INPUT<br>CHANNEL | LVDS BIT STREAM<br>POSITION | LVCMOS OUTPUT<br>CHANNEL | COLOR MAPPING | COMMENTS        |
|-----------------------|-----------------------------|--------------------------|---------------|-----------------|
|                       | TxIN19                      | RxOUT19                  | B2            |                 |
| =                     | TxIN20                      | RxOUT20                  | B3            |                 |
|                       | TxIN21                      | RxOUT21                  | B4            |                 |
| RxIN2                 | TxIN22                      | RxOUT22                  | B5            |                 |
|                       | TxIN24                      | RxOUT24                  | HSYNC         | Horizontal Sync |
|                       | TxIN25                      | RxOUT25                  | VSYNC         | Vertical Sync   |
|                       | TxIN26                      | RxOUT26                  | DE            | Data Enable     |
|                       | TxIN27                      | RxOUT27                  | R6            |                 |
|                       | TxIN5                       | RxOUT5                   | R7            | MSB             |
|                       | TxIN10                      | RxOUT10                  | G6            |                 |
| RxIN3                 | TxIN11                      | RxOUT11                  | G7            | MSB             |
|                       | TxIN16                      | RxOUT16                  | B6            |                 |
|                       | TxIN17                      | RxOUT17                  | B7            | MSB             |
|                       | TxIN23                      | RxOUT23                  | GP            | General Purpose |

### Table 3. 8-Bit Color Mapping with MSBs on RxIN3± (continued)

In situations where the DS90CR286AT-Q1 must support 18 bpp, Table 2 is commonly used. With this mapping, MSBs of RGB data are retained on RXIN0±, RXIN1±, and RXIN2± while the two LSBs for the original 8-bit RGB resolution are ignored from RxIN3±.

### 8.2.2.3 RSKM Interoperability

One of the most important factors when designing the receiver into a system application is assessing how much RSKM (Receiver Skew Margin) is available. In each LVDS clock cycle, the LVDS data stream carries seven serialized data bits. Ideally, the Transmit Pulse Position for each bit will occur every (n x T)/7 seconds, where n = Bit Position and T = LVDS Clock Period. Likewise, ideally the Receive Strobe Position for each bit will occur every ((n + 0.5) x T)/7 seconds. However, due to the effects of clock jitter and ISI, both LVDS transmitter and receiver in real systems will have a minimum and maximum pulse and strobe position, respectively, for each bit position. This concept is illustrated in Figure 23:



Figure 23. RSKM Measurement Example

All left and right margins for Bits 0-6 must be considered in order to determine the absolute minimum for the whole LVDS bit stream. This absolute minimum corresponds to the RSKM.

To improve RSKM performance between LVDS transmitter and receiver, designers may either advance or delay the LVDS clock compared to the LVDS data. Moving the LVDS clock compared to the LVDS data can improve the Rx strobe position compared to the Tx pulse position of the transmitter.

#### DS90CR286AT-Q1 SNLS498A – NOVEMBER 2015 – REVISED DECEMBER 2015

TEXAS INSTRUMENTS

www.ti.com

If there is less left bit margin than right bit margin, the LVDS clock can be delayed so that the Rx strobe position for incoming data appears to be delayed. If there is less right bit margin than left bit margin, all the LVDS data pairs can be delayed uniformly so that the LVDS clock and Rx strobe position for incoming data appear to advance. To delay an LVDS data or clock pair, designers can either add more PCB trace length or install a capacitor between the LVDS transmitter and receiver. It is important to note that when using these techniques, all serialized bit positions are shifted right or left uniformly.

When designing the DS90CR286AT-Q1 receiver with a third-party OpenLDI transmitter, users must calculate the skew margin budget (RSKM) based on the Tx pulse position and the Rx strobe position to ensure error-free transmission. For more information about calculating RSKM, refer to Application Note SNLA249.

### 8.2.3 Application Curves

The following application curves are examples taken with a DS90C385 serializer interfacing to a DS90CR286AT-Q1 deserializer in nominal temperature (25°C) at an operating frequency of 66 MHz.





## 9 Power Supply Recommendations

Proper power supply decoupling is important to ensure a stable power supply with minimal power supply noise. Bypassing capacitors are needed to reduce the impact of switching noise which could limit performance. For a conservative approach, three parallel-connected decoupling capacitors (Multi-Layered Ceramic type in surface mount form factor) between each  $V_{CC}$  and the ground plane(s) are recommended. The three capacitor values are 0.1  $\mu$ F, 0.01  $\mu$ F and 0.001  $\mu$ F. The preferred capacitor size is 0402. An example is shown in Figure 28. The designer should place bypass capacitors as close as possible to the  $V_{CC}$  pins and ensure each capacitor has its own via to connect the ground plane. If board space is limiting the number of bypass capacitors, the PLL  $V_{CC}$  should receive the most filtering or bypassing. Next would be the LVDS  $V_{CC}$  pins and finally the logic  $V_{CC}$  pins.



Figure 28. Recommended Bypass Capacitor Decoupling Configuration

## 10 Layout

### **10.1 Layout Guidelines**

As with any high speed design, board designers must maximize signal integrity by limiting reflections and crosstalk that can adversely affect high frequency and EMI performance. The following practices are recommended layout guidelines to optimize device performance.

- Ensure that differential pair traces are always closely coupled to eliminate noise interference from other signals and take full advantage of the common mode noise canceling effect of the differential signals.
- Maintain equal length on signal traces for a given differential pair.
- Limit impedance discontinuities by reducing the number of vias on signal traces.
- Eliminate any 90° angles on traces and use 45° bends instead.
- If a via must exist on one signal polarity, mirror the via implementation on the other polarity of the differential pair.
- Match the differential impedance of the selected physical media. This impedance should also match the value of the termination resistor that is connected across the differential pair at the receiver's input.
- When possible, use short traces for LVDS inputs.

### **10.2 Layout Example**

The following images show an example layout of the DS90CR286AT-Q1. Traces in blue correspond to the top layer and the traces in green correspond to the bottom layer. Note that differential pair inputs to the DS90CR286AT-Q1 are tightly coupled and close to the connector pins. In addition, observe that the power supply decoupling capacitors are placed as close as possible to the power supply pins with through vias in order to minimize inductance.



# Layout Example (continued)



Figure 29. Example Layout with DS90CR286AT-Q1 (U1).



Figure 30. Example Layout Close-up.



# **11** Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

IC Package Thermal Metrics application report, SPRA953

How to Calculate and Improve Receiver Skew Margin for Channel Link I Devices application note, SNLA249

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| DS90CR286ATDGGQ1  | ACTIVE        | TSSOP        | DGG                | 56   | 34             | RoHS & Green    | SN                            | Level-2-260C-1 YEAR  | -40 to 105   | DS90CR286ATQ<br>DGG     | Samples |
| DS90CR286ATDGGRQ1 | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | SN                            | Level-2-260C-1 YEAR  | -40 to 105   | DS90CR286ATQ<br>DGG     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All o | dimensions | are | nominal |
|--------|------------|-----|---------|
|--------|------------|-----|---------|

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90CR286ATDGGRQ1 | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 14.5       | 1.8        | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90CR286ATDGGRQ1 | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |



5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS90CR286ATDGGQ1 | DGG          | TSSOP        | 56   | 34  | 495    | 10     | 2540   | 5.79   |

# **PACKAGE OUTLINE**

# **DGG0056A**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated